Rejab, 2. U. M. (2002). VHDL design of 32-bit parallel multiplier using the L. DADDA reduction tree method. Skudai : Universiti Teknologi Malaysia.
Chicago (17e ed.) BronvermeldingRejab, 274480 Uzair Md. VHDL Design of 32-bit Parallel Multiplier Using the L. DADDA Reduction Tree Method. Skudai : Universiti Teknologi Malaysia, 2002.
MLA (9e ed.) BronvermeldingRejab, 274480 Uzair Md. VHDL Design of 32-bit Parallel Multiplier Using the L. DADDA Reduction Tree Method. Skudai : Universiti Teknologi Malaysia, 2002.
Let op: Deze citaties zijn niet altijd 100% accuraat.