A Design of 6.8 mW All Digital Delay Locked Loop With Digitally Controlled Dither Cancellation for TDC in Ranging Sensor
This paper presents a design of 6.8 mW all digital delay locked loop (ADDLL) with digitally controlled dither cancellation (DCDC) for time to digital converter (TDC) in ranging sensors. ADDLL uses the accumulator (ACC) to control the delay of digitally controlled delay line (DCDL) during phase locki...
Main Authors: | Muhammad Riaz Ur Rehman, Arash Hejazi, Imran Ali, Jae Jin Lee, Seong Jin Oh, Younggun Pu, Kang-Yoon Lee |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2020-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/9045937/ |
Similar Items
-
A Low-Jitter Harmonic-Free All-Digital Delay-Locked Loop for Multi-Channel Vernier TDC
by: Jiyun Tong, et al.
Published: (2021-12-01) -
A Fast-Lock Variable-Gain TDC-Based N/M-Ratio MDLL Clock Multiplier
by: Chaeyoung Jang, et al.
Published: (2023-10-01) -
A Low-Power ADPLL with Calibration-Free RO-Based Injection-Locking TDC for BLE Applications
by: Qinan Chen, et al.
Published: (2022-06-01) -
A Fast-Lock All-Digital Clock Generator for Energy Efficient Chiplet-Based Systems
by: Junghoon Jin, et al.
Published: (2022-01-01) -
A Fast Lock All-Digital MDLL Using a Cyclic Vernier TDC for Burst-Mode Links
by: Dongjun Park, et al.
Published: (2021-01-01)