An Unbalanced Clock Based Dynamic Comparator: A High-Speed Low-Offset Design Approach for ADC Applications
Currently, dynamic comparator approach necessitates in high-speed and power efficient analog-to-digital converter applications due to its high latching speed and ultra-low power consumption. In this paper, a~novel dynamic comparator is proposed to reduce latch delay and offset. The comparator benefi...
Main Authors: | Vikrant Varshney, Rajendra Kumar Nagaria |
---|---|
Format: | Article |
Language: | English |
Published: |
VSB-Technical University of Ostrava
2019-01-01
|
Series: | Advances in Electrical and Electronic Engineering |
Subjects: | |
Online Access: | http://advances.utc.sk/index.php/AEEE/article/view/3326 |
Similar Items
-
An Offset Cancelation Technique for Latch Type Sense Amplifiers
by: G. Souliotis, et al.
Published: (2014-12-01) -
Design and analysis of optimized dynamic comparator circuit for low-power and high-speed applications
by: Dhandapani Vaithiyanathan, et al.
Published: (2024-12-01) -
Determination of Clock Offset Using GPS Carrier Phase Measurements
by: Jihyun Ha, et al.
Published: (2005-12-01) -
BDS satellite clock offset prediction based on a semiparametric adjustment model considering model errors
by: Xiong Yan, et al.
Published: (2020-09-01) -
Prediction of GPS Satellite Clock Offset Based on an Improved Particle Swarm Algorithm Optimized BP Neural Network
by: Dong Lv, et al.
Published: (2022-05-01)