Methodology for a Low-Power and Low-Circuit-Area 15-Bit SAR ADC Using Split-Capacitor Mismatch Compensation and a Dynamic Element Matching Algorithm
This paper presents a design methodology for a low-power, low-chip-area, and high-resolution successive approximations register (SAR) analog-to-digital converter (ADC). The proposed method includes a segmented capacitive DAC (C-DAC) to reduce the power consumption and the total area. An embedded sel...
Main Authors: | William Bontems, Daniel Dzahini |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2023-02-01
|
Series: | Chips |
Subjects: | |
Online Access: | https://www.mdpi.com/2674-0729/2/1/3 |
Similar Items
-
A 13-Bit 1-MS/s SAR ADC With Completion-Aware Background Capacitor Mismatch Calibration
by: Sunghyun Bae, et al.
Published: (2023-01-01) -
A 12-bit 1.1GS/s Pipelined-SAR ADC With Adaptive Inter-Stage Redundancy in 28 nm CMOS
by: Xianshan Wen, et al.
Published: (2024-01-01) -
An 11-Bit 10 MS/s SAR ADC with C–R DAC Calibration and Comparator Offset Calibration
by: Hoyong Jung, et al.
Published: (2022-11-01) -
Design of a 12-Bit SAR ADC with Calibration Technology
by: Deming Wang, et al.
Published: (2024-01-01) -
Design of Self-Calibration Comparator for 12-Bit SAR ADCs
by: Junlong Tang, et al.
Published: (2023-05-01)