Power Optimization For Multi-Core Memory Controller Using Intelligent Clock Gating Technique
The demand for low-power digital systems is increasing daily, especially for the multi-core design on SoC. Different IP cores of the existing multi-core memory controller need to communicate to achieve specific tasks on the same die. The system clock toggles each synchronous part of the multi-core m...
Main Authors: | NOAMI Ahmed, KUMAR PRADEEP Boya, SEKHAR PAIDIMARRY Chandra |
---|---|
Format: | Article |
Language: | English |
Published: |
Editura Universităţii din Oradea
2022-10-01
|
Series: | Journal of Electrical and Electronics Engineering |
Subjects: | |
Online Access: | http://electroinf.uoradea.ro/images/articles/CERCETARE/Reviste/JEEE/JEEE_V15_N2_OCT_2022/NOAMI_JEEE.pdf |
Similar Items
-
Clock at the Core of Cancer Development
by: Sonal A. Patel, et al.
Published: (2021-02-01) -
A power-efficient pipeline based clock gating FIFO for a dual ported memory array
by: S. Dhanasekar, et al.
Published: (2023-04-01) -
Implementation of Clock Gating for Power Optimizing in Synchronous Design
by: Hussein Shakor Mogheer, et al.
Published: (2018-09-01) -
PPARG stimulation restored lung mRNA expression of core clock, inflammation‐ and metabolism‐related genes disrupted by reversed feeding in male mice
by: Oksana Shlykova, et al.
Published: (2023-09-01) -
A design of the universal color-space converter IP-cores based on field - programmalle gate array
by: Van Nghia Tran
Published: (2017-03-01)