Combined Distributed Shared-Buffered and Diagonally-Linked Mesh Topology for High-Performance Interconnect
Networks-on-Chip (NoCs) have become the <i>de-facto</i> on-chip interconnect for multi/manycore systems. A typical NoC router is made up of buffers used to store packets that are unable to advance to their desired destination. However, buffers consume significant power/area and are often...
Main Authors: | Charles Effiong, Gilles Sassatelli, Abdoulaye Gamatié |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2022-12-01
|
Series: | Micromachines |
Subjects: | |
Online Access: | https://www.mdpi.com/2072-666X/13/12/2246 |
Similar Items
-
Adaptive Multi-Grained Buffer Management for Database Systems
by: Xiaoliang Wang, et al.
Published: (2021-11-01) -
An enhanced simulated annealing approach for cylindrical, rectangular mesh and semi-diagonal torus network topologies /
by: Noraziah Adzhar, 1990-, author, et al.
Published: (2015) -
SAVector: Vectored Systolic Arrays
by: Sangun Choi, et al.
Published: (2024-01-01) -
An enhanced simulated annealing approach for cylindrical, rectangular mesh and semi-diagonal torus network topologies [electronic resource] /
by: Noraziah Adzhar, 1990-, author
Published: (2015) -
An Adaptive Buffer Management Algoritbm Based on Queue Prediction for Wireless Video Communication
by: Chao Qian, et al.
Published: (2014-07-01)