22 nm SRAM Design for Ultra-Low Power (ULP) Applications

Nanotechnology has become a rapidly growing field with potential low power applications, that emerging the challenge of the power management. In portable devices, static random-access memories (SRAM) circuits can significantly contribute to the total power consumption especially in the standby mode...

Full description

Bibliographic Details
Main Author: DIARY R. Sulaiman
Format: Article
Language:English
Published: Editura Universităţii din Oradea 2021-05-01
Series:Journal of Electrical and Electronics Engineering
Subjects:
Online Access:http://electroinf.uoradea.ro/images/articles/CERCETARE/Reviste/JEEE/JEEE_V14_N1_MAY_2021/6%20JEEE%20DIARY.pdf
_version_ 1827996314392068096
author DIARY R. Sulaiman
author_facet DIARY R. Sulaiman
author_sort DIARY R. Sulaiman
collection DOAJ
description Nanotechnology has become a rapidly growing field with potential low power applications, that emerging the challenge of the power management. In portable devices, static random-access memories (SRAM) circuits can significantly contribute to the total power consumption especially in the standby mode due to the increase effects of leakage currents which impact the system performance and functionality. Therefore, designing SRAM circuits consuming low power dissipation is in a high demand. The sleepy stack technique is the effective technique that acting efficiently on power dissipation reduction for enabling the operation of SRAMs in ultra-lowpower (ULP) applications. In this paper, a new sleepy stack technique is proposed for the 8-transistor (8T) SRAM design to limit the impact of static power consumption for ULP applications using advanced technology nodes of 22 nm lithography. It performs a better performance, cost savings, and has great compatibility and stabilization with portable systems. Spice simulation package is used to validate the theoretical fundamentals and basics. Results show satisfactory outcomes as an efficient feasible solution for portable devices and ULP applications, and thereby it supposed to be applied for a system with long-term passive periods with a highspeed response time requirement.
first_indexed 2024-04-10T05:10:23Z
format Article
id doaj.art-456d72c9699941d2ba0fa16ba90c4e95
institution Directory Open Access Journal
issn 1844-6035
2067-2128
language English
last_indexed 2024-04-10T05:10:23Z
publishDate 2021-05-01
publisher Editura Universităţii din Oradea
record_format Article
series Journal of Electrical and Electronics Engineering
spelling doaj.art-456d72c9699941d2ba0fa16ba90c4e952023-03-09T08:35:01ZengEditura Universităţii din OradeaJournal of Electrical and Electronics Engineering1844-60352067-21282021-05-01141323922 nm SRAM Design for Ultra-Low Power (ULP) ApplicationsDIARY R. Sulaiman0Salahaddin University-Erbil, IraqNanotechnology has become a rapidly growing field with potential low power applications, that emerging the challenge of the power management. In portable devices, static random-access memories (SRAM) circuits can significantly contribute to the total power consumption especially in the standby mode due to the increase effects of leakage currents which impact the system performance and functionality. Therefore, designing SRAM circuits consuming low power dissipation is in a high demand. The sleepy stack technique is the effective technique that acting efficiently on power dissipation reduction for enabling the operation of SRAMs in ultra-lowpower (ULP) applications. In this paper, a new sleepy stack technique is proposed for the 8-transistor (8T) SRAM design to limit the impact of static power consumption for ULP applications using advanced technology nodes of 22 nm lithography. It performs a better performance, cost savings, and has great compatibility and stabilization with portable systems. Spice simulation package is used to validate the theoretical fundamentals and basics. Results show satisfactory outcomes as an efficient feasible solution for portable devices and ULP applications, and thereby it supposed to be applied for a system with long-term passive periods with a highspeed response time requirement.http://electroinf.uoradea.ro/images/articles/CERCETARE/Reviste/JEEE/JEEE_V14_N1_MAY_2021/6%20JEEE%20DIARY.pdf22 nm sramultra-low power (ulp) applicationssleepy stack technique
spellingShingle DIARY R. Sulaiman
22 nm SRAM Design for Ultra-Low Power (ULP) Applications
Journal of Electrical and Electronics Engineering
22 nm sram
ultra-low power (ulp) applications
sleepy stack technique
title 22 nm SRAM Design for Ultra-Low Power (ULP) Applications
title_full 22 nm SRAM Design for Ultra-Low Power (ULP) Applications
title_fullStr 22 nm SRAM Design for Ultra-Low Power (ULP) Applications
title_full_unstemmed 22 nm SRAM Design for Ultra-Low Power (ULP) Applications
title_short 22 nm SRAM Design for Ultra-Low Power (ULP) Applications
title_sort 22 nm sram design for ultra low power ulp applications
topic 22 nm sram
ultra-low power (ulp) applications
sleepy stack technique
url http://electroinf.uoradea.ro/images/articles/CERCETARE/Reviste/JEEE/JEEE_V14_N1_MAY_2021/6%20JEEE%20DIARY.pdf
work_keys_str_mv AT diaryrsulaiman 22nmsramdesignforultralowpowerulpapplications