The design of three-input high-performance AND/XOR complex-gate circuit(三输入高性能AND/XOR复合门电路设计)
针对现有“与/异或”(AND/XOR)复合门级联设计电路存在功耗大、延时长等不足,提出一种基于晶体管级的三输入AND/XOR复合门电路结构.通过采用多轨结构、缩短传输路径以及混合CMOS逻辑设计方法,克服了原有电路中单一逻辑和单轨结构信号路径长的不足,进而提高了电路性能.在55 nm的CMOS技术工艺和PTM多种工艺下,经过HSPICE模拟和Cadence提取版图的后仿真,显示所设计的电路具有正确的逻辑功能,相较于采用门电路级联而成的AND/XOR电路,本电路在不同负载、频率和PVT组合等情况下的延时、功耗和功耗延迟积(PDP)都得到了明显改善....
Main Authors: | HUANGChunlei(黄春蕾), WANGLunyao(王伦耀), LIANGHao(梁浩), XIAYinshui(夏银水) |
---|---|
Format: | Article |
Language: | zho |
Published: |
Zhejiang University Press
2015-05-01
|
Series: | Zhejiang Daxue xuebao. Lixue ban |
Subjects: | |
Online Access: | https://doi.org/10.3785/j.issn.1008-9497.2015.03.013 |
Similar Items
-
Low power XOR gate design(低功耗异或门的设计)
by: ZHANGAi-hua(张爱华), et al.
Published: (2008-07-01) -
Design of ECL ternary circuits with symmetrical inputs and outputs(基于对称输入输出的三值ECL门电路设计)
by: ZHANGZhuan(章专), et al.
Published: (2007-07-01) -
A fast area optimization method using library-free mapping(基于library-free映射的电路面积快速优化算法)
by: YUQi(喻奇), et al.
Published: (2018-11-01) -
An algorithm for calculating the high-order Boolean e-partial derivative of logic function(逻辑函数高阶布尔e偏导数求解算法的实现)
by: LUOWenqiang(罗文强), et al.
Published: (2018-07-01) -
FIR digital filter design based on an improved LUT multiplier(基于改进的LUT乘法器的FIR滤波器设计)
by: ZHOULianfang(周连方), et al.
Published: (2014-11-01)