A Scalable Formal Framework for the Verification and Vulnerability Analysis of Redundancy-Based Error-Resilient Null Convention Logic Asynchronous Circuits
The increasing demand for high-speed, energy-efficient, and miniaturized electronics has led to significant challenges and compromises in the domain of conventional clock-based digital designs, most notably reduced circuit reliability, particularly in mission-critical hardware. At scaled technology...
Main Authors: | Dipayan Mazumder, Mithun Datta, Alexander C. Bodoh, Ashiq A. Sakib |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2024-01-01
|
Series: | Journal of Low Power Electronics and Applications |
Subjects: | |
Online Access: | https://www.mdpi.com/2079-9268/14/1/5 |
Similar Items
-
Combining Relaxation With NCL_X for Enhanced Optimization of Asynchronous Null Convention Logic Circuits
by: Danylo Khodosevych, et al.
Published: (2023-01-01) -
A Low Overhead Quasi-Delay-Insensitive (QDI) Asynchronous Data Path Synthesis Based on Microcell-Interleaving Genetic Algorithm (MIGA)
by: Zhou, Rong, et al.
Published: (2015) -
Evolution of NULL Convention Logic Based Asynchronous Paradigm: An Overview and Outlook
by: Danylo Khodosevych, et al.
Published: (2022-01-01) -
Delay Insensitive Ternary CMOS Logic for Secure Hardware
by: Ravi S. P. Nair, et al.
Published: (2015-09-01) -
Multi-Threshold NULL Convention Logic (MTNCL): An Ultra-Low Power Asynchronous Circuit Design Methodology
by: Liang Zhou, et al.
Published: (2015-05-01)