A True Process-Heterogeneous Stacked Embedded DRAM Structure Based on Wafer-Level Hybrid Bonding
In response to the increasing manufacturing complexity/cost in maintaining DRAM advancements through traditional scaling, three-dimensional integrated circuits (3D ICs) and 2.5-dimensional ICs with Si interposers are known as promising candidates to overcome these challenges due to their advantages...
Main Authors: | Song Wang, Xiping Jiang, Fujun Bai, Wenwu Xiao, Xiaodong Long, Qiwei Ren, Yi Kang |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2023-02-01
|
Series: | Electronics |
Subjects: | |
Online Access: | https://www.mdpi.com/2079-9292/12/5/1077 |
Similar Items
-
DRAMs and autophagy: a family affair
by: Valentin J. A. Barthet, et al.
Published: (2022-12-01) -
CAT-TWO: Counter-Based Adaptive Tree, Time Window Optimized for DRAM Row-Hammer Prevention
by: Ingab Kang, et al.
Published: (2020-01-01) -
Dram ve Ütopya Arasında
by: Şenol Korkut
Published: (2008-01-01) -
PreLatPUF: Exploiting DRAM Latency Variations for Generating Robust Device Signatures
by: B. M. S. Bahar Talukder, et al.
Published: (2019-01-01) -
Performance Analysis Of SRAM and Dram in Low Power Application
by: Yuvaraj S., et al.
Published: (2023-01-01)