Multi-Bank Memory Aware Force Directed Scheduling for High-Level Synthesis
High-level synthesis has been widely recognized and accepted as an efficient compilation process targeting field-programmable gate arrays for algorithm evaluation and product prototyping. However, the massively parallel memory access demands and the extremely expensive cost of single-bank memory wit...
Main Authors: | Shouyi Yin, Tianyi Lu, Xianqing Yao, Zhicong Xie, Leibo Liu, Shaojun Wei |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2018-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/8270704/ |
Similar Items
-
Task Parallelism-Aware Deep Neural Network Scheduling on Multiple Hybrid Memory Cube-Based Processing-in-Memory
by: Young Sik Lee, et al.
Published: (2021-01-01) -
Achieving the Performance of All-Bank In-DRAM PIM With Standard Memory Interface: Memory-Computation Decoupling
by: Yoonah Paik, et al.
Published: (2022-01-01) -
Exploring Multi-Reader Buffers and Channel Placement During Dataflow Network Mapping to Heterogeneous Many-Core Systems
by: Martin Letras, et al.
Published: (2024-01-01) -
Graph Analytics on Manycore Memory Systems
by: Yuxuan Xing, et al.
Published: (2018-01-01) -
ADSM: Adaptive Data Scheduling Method for Hybrid Memories in Distributed System
by: Jiazhao Sun, et al.
Published: (2019-01-01)