Design and implementation of an ASIP-based cryptography processor for AES, IDEA, and MD5
In this paper, a new 32-bit ASIP-based crypto processor for AES, IDEA, and MD5 is designed. The instruction-set consists of both general purpose and specific instructions for the above cryptographic algorithms. The proposed architecture has nine function units and two data buses. It has also two typ...
Main Authors: | Karim Shahbazi, Mohammad Eshghi, Reza Faghih Mirzaee |
---|---|
Format: | Article |
Language: | English |
Published: |
Elsevier
2017-08-01
|
Series: | Engineering Science and Technology, an International Journal |
Subjects: | |
Online Access: | http://www.sciencedirect.com/science/article/pii/S2215098617300885 |
Similar Items
-
ASIPAMPIUM: An Efficient ASIP Generator for Low Power Applications
by: Alian Engroff, et al.
Published: (2023-01-01) -
Cryptography: Perancangan Middleware Web Service Encryptor menggunakan Triple Key MD5. Base64, dan AES
by: Maulyanda Az, et al.
Published: (2021-10-01) -
Matrix Approach for Analyzing <i>n</i>-Site Generalized ASIP Systems: PGF and Site Occupancy Probabilities
by: Uri Yechiali, et al.
Published: (2022-12-01) -
AES i ARM procesori
by: Danijela D. Protić
Published: (2013-12-01) -
A Programmable Crypto-Processor for National Institute of Standards and Technology Post-Quantum Cryptography Standardization Based on the RISC-V Architecture
by: Jihye Lee, et al.
Published: (2023-11-01)