Leveraging the page buffer data cache for enhanced programmability in NAND flash memories with on‐chip microcontrollers

Abstract This paper proposes a simple yet effective scheme for NAND Flash memories that employ on‐chip microcontroller units (MCUs) to manage internal array operations. Through minimal hardware overhead, the proposed scheme enables—without mask revision— executing new or updated array operations by...

Full description

Bibliographic Details
Main Author: Geonu Kim
Format: Article
Language:English
Published: Wiley 2024-02-01
Series:Electronics Letters
Subjects:
Online Access:https://doi.org/10.1049/ell2.13111
Description
Summary:Abstract This paper proposes a simple yet effective scheme for NAND Flash memories that employ on‐chip microcontroller units (MCUs) to manage internal array operations. Through minimal hardware overhead, the proposed scheme enables—without mask revision— executing new or updated array operations by leveraging the page buffer data cache instead of the hard‐wired on‐chip read‐only memory (ROM) for MCU instruction memory. While not applicable to ordinary user operations, this approach presents significant advantages across various stages of NAND flash memory development and implementation.
ISSN:0013-5194
1350-911X