High-Level Annotation of Routing Congestion for Xilinx Vivado HLS Designs
Ever since transistor cost stopped decreasing, customized programmable platforms, such as field-programmable gate arrays (FPGAs), became a major way to improve software execution performance and energy consumption. While software developers can use high-level synthesis (HLS) to speed up register-tra...
Main Authors: | Osama Bin Tariq, Junnan Shan, Georgios Floros, Christos P. Sotiriou, Mario R. Casu, Mihai Teodor Lazarescu, Luciano Lavagno |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2021-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/9381853/ |
Similar Items
-
Real-time acceleration design of Canny algorithm based on Vivado HLS
by: Tan Jiancheng, et al.
Published: (2018-09-01) -
CLAHE HLS implementation on Zynq SoC FPGA
by: Yoong, Nathaniel Khai Jie
Published: (2024) -
FPGA Acceleration of 3D FDTD for Multi- Antennas Microwave Imaging Using HLS
by: Mohammad Amir Mansoori, et al.
Published: (2021-01-01) -
A Comparative Study between HLS and HDL on SoC for Image Processing Applications
by: Roberto Millón, et al.
Published: (2020-12-01) -
Efficient Fuzzy Controllers for FPGA using High Level Synthesis
by: Luca Sarramone, et al.
Published: (2022-06-01)