Asynchronous SAR ADC with self‐timed track‐and‐hold

Abstract This paper presents an asynchronous SAR ADC featuring a self‐timed track‐and‐hold (STH) architecture. The design aims to address the common timing issue of divider‐based clock generation, where the fixed‐time track‐and‐hold (FTH) period often results in incomplete conversions due to prolong...

Full description

Bibliographic Details
Main Authors: Sunghyun Bae, Sewon Lee, Siheon Seong, Jiwon Woo, Minjae Lee
Format: Article
Language:English
Published: Wiley 2023-11-01
Series:Electronics Letters
Subjects:
Online Access:https://doi.org/10.1049/ell2.13026
Description
Summary:Abstract This paper presents an asynchronous SAR ADC featuring a self‐timed track‐and‐hold (STH) architecture. The design aims to address the common timing issue of divider‐based clock generation, where the fixed‐time track‐and‐hold (FTH) period often results in incomplete conversions due to prolonged conversion times time due to comparator metastability. To alleviate the degradation of the ENOB induced by these delays, the proposed STH method is introduced so that more conversion period is secured without requiring a high‐speed input clock. Based on measurements, the proposed STH method achieves up to 0.7 bit improvement over the conventional FTH approach as conversion time increases.
ISSN:0013-5194
1350-911X