NOR-Type 3-D Synapse Array Architecture Based on Charge-Trap Flash Memory
In this work, we proposed a three-dimensional (3-D) channel stacked array architecture based on charge-trap flash (CTF) memory for an artificial neural network accelerator. The proposed synapse array architecture could be a promising solution for implementing efficiently a large-size artificial neur...
Main Authors: | Jung Nam Kim, Jaehong Lee, Jo Eun Kim, Suck Won Hong, Minsuk Koo, Yoon Kim |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2022-01-01
|
Series: | IEEE Journal of the Electron Devices Society |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/9899406/ |
Similar Items
-
3-D Synapse Array Architecture Based on Charge-Trap Flash Memory for Neuromorphic Application
by: Hyun-Seok Choi, et al.
Published: (2019-12-01) -
Recent Progress in Photonic Synapses for Neuromorphic Systems
by: Junyao Zhang, et al.
Published: (2020-03-01) -
PZT Ferroelectric Synapse TFT With Multi-Level of Conductance State for Neuromorphic Applications
by: Dongsu Kim, et al.
Published: (2021-01-01) -
3D AND-Type Stacked Array for Neuromorphic Systems
by: Taejin Jang, et al.
Published: (2020-08-01) -
2D-materials-based optoelectronic synapses for neuromorphic applications
by: Jiaxin Chen, et al.
Published: (2023-12-01)