Read-Tuned STT-RAM and eDRAM Cache Hierarchies for Throughput and Energy Optimization
As capacity and complexity of on-chip cache memory hierarchy increases, the service cost to the critical loads from last level cache (LLC), which are frequently repeated, has become a major concern. The processor may stall for a considerable interval while waiting to access the data stored in the ca...
Main Authors: | Navid Khoshavi, Ronald F. Demara |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2018-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/8308725/ |
Similar Items
-
Multi-Retention STT-MRAM Architectures for IoT: Evaluating the Impact of Retention Levels and Memory Mapping Schemes
by: Belal Jahannia, et al.
Published: (2024-01-01) -
Proactively Invalidating Dead Blocks to Enable Fast Writes in STT-MRAM Caches
by: Yongjun Kim, et al.
Published: (2022-01-01) -
Exploiting Data Compression for Adaptive Block Placement in Hybrid Caches
by: Beomjun Kim, et al.
Published: (2022-01-01) -
SIMPLY+: A Reliable STT-MRAM-Based Smart Material Implication Architecture for In-Memory Computing
by: Tatiana Moposita, et al.
Published: (2023-01-01) -
Implications of NVM Based Storage on Memory Subsystem Management
by: Hyokyung Bahn, et al.
Published: (2020-02-01)