A Single Memristorbased TTL NOT logic

This article presents a NOT logic gate circuit based on a single memristor, and analyzes it for different biological memristive samples based on extracted resistances. The simple resistorvoltage representation of the memristor in the logic circuit is used to formulate a methodology to tune the para...

Full description

Bibliographic Details
Main Authors: Hirakjyoti Choudhury, Suvankar Paul, Deepjyoti Deb, Prachuryya Subash Das, Rupam Goswami
Format: Article
Language:Spanish
Published: Instituto Tecnológico de Costa Rica 2023-06-01
Series:Tecnología en Marcha
Subjects:
Online Access:https://172.20.14.50/index.php/tec_marcha/article/view/6771
Description
Summary:This article presents a NOT logic gate circuit based on a single memristor, and analyzes it for different biological memristive samples based on extracted resistances. The simple resistorvoltage representation of the memristor in the logic circuit is used to formulate a methodology to tune the parameters of the circuit in accordance with TTL voltage values. The logic circuit consists of two resistors in series with the memristor. The input is connected to one end of the memristor, and the output is drawn across the series connection of the second resistor, and the memristor. The methodology comprises of two steps, where, in the first step, the logic ‘low’ TTLinput voltages are examined, and in the second step, the circuit is evaluated for logic ‘high’ TTLinput voltages. The methodology reveals that there is a mínimum voltage value of ‘high’ TTL-input beyond which the output does not fall within the logic ‘low’ TTL-output. The proposed technique may be extended to evaluate novel memristive materials for single memristor-based NOT logic.
ISSN:0379-3982
2215-3241