A 12-Gb/s Stacked Dual-Channel Interface for CMOS Image Sensor Systems
© 2018 by the authors. Licensee MDPI, Basel, Switzerland. We propose a dual-channel interface architecture that allocates high and low transition-density bit streams to two separate channels. The transmitter utilizes the stacked drivers with charge-recycling to reduce the power consumption. The dire...
Main Authors: | Kim, Sang-Hoon, Shin, Hoon, Jeong, Youngkyun, Lee, June-Hee, Choi, Jaehyuk, Chun, Jung-Hoon |
---|---|
Outros autores: | Massachusetts Institute of Technology. Department of Mechanical Engineering |
Formato: | Artigo |
Publicado: |
2022
|
Acceso en liña: | https://hdl.handle.net/1721.1/132163.2 |
Títulos similares
-
A 12-Gb/s Stacked Dual-Channel Interface for CMOS Image Sensor Systems
por: Kim, Sang-Hoon, et al.
Publicado: (2021) -
CMOS building blocks for 10+Gb/s clock data recovery circuit
por: Liu, Haiqi
Publicado: (2010) -
Design Techniques for CMOS Wireline NRZ Receivers Up To 56 Gb/s
por: Behzad Razavi
Publicado: (2023-01-01) -
A 0.013-mm2 0.53-mW/Gb/s 32-Gb/s hybrid analog equalizer under 21-dB channel loss in 65-nm CMOS
por: Balachandran, Arya, et al.
Publicado: (2020) -
N-Terminal Region of GbIspH1, Ginkgo biloba IspH Type 1, May Be Involved in the pH-Dependent Regulation of Enzyme Activity
por: Bok-Kyu Shin, et al.
Publicado: (2015-01-01)