Author restrospective AEGIS: architecture for tamper-evident and tamper-resistant processing
AEGIS is a single-chip secure processor that can be used to protect the integrity and confidentiality of an application program from both physical and software attacks. We briefly describe the history behind this architecture and its key features, discuss main observations and lessons from the proje...
Main Authors: | Suh, G. Edward, Fletcher, Christopher, Clarke, Dwaine, Gassend, Blaise, van Dijk, Marten, Devadas, Srinivas |
---|---|
Other Authors: | Massachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratory |
Format: | Article |
Language: | English |
Published: |
Association for Computing Machinery (ACM)
2021
|
Online Access: | https://hdl.handle.net/1721.1/137542 |
Similar Items
-
Author restrospective AEGIS: architecture for tamper-evident and tamper-resistant processing
by: Suh, G. Edward, et al.
Published: (2021) -
The AEGIS Processor Architecture for Tamper-Evident and Tamper-Resistant Processing
by: Suh, G. Edward, et al.
Published: (2023) -
The AEGIS Processor Architecture for Tamper-Evident and Private Tamper-Resistant Enviorments
by: Suh, G. Edward, et al.
Published: (2023) -
Generalized external interaction with tamper-resistant hardware with bounded information leakage
by: Yu, Xiangyao, et al.
Published: (2014) -
Hardware Mechanisms for Memory Integrity Checking
by: Suh, G. Edward, et al.
Published: (2023)