Mitigating Memory Controller Side Channels
Memory timing side channels, where attackers utilize contention within DRAM controllers to infer a victim’s secrets, pose an important challenge to secure computation in shared memory environments. Attacks utilizing these side channels are broad and highly effective, as memory controllers offer a sh...
Main Author: | Deutsch, Peter William |
---|---|
Other Authors: | Yan, Mengjia |
Format: | Thesis |
Published: |
Massachusetts Institute of Technology
2023
|
Online Access: | https://hdl.handle.net/1721.1/147311 https://orcid.org/0000-0002-9284-2154 |
Similar Items
-
DAGguise: mitigating memory timing side channels
by: Deutsch, Peter W, et al.
Published: (2022) -
Enhancing side-channel security: detection, mitigation and verification
by: Jiang, Ke
Published: (2025) -
Metior: A Comprehensive Model to Evaluate Obfuscating Side-Channel Defense Schemes
by: Deutsch, Peter, et al.
Published: (2023) -
Implementing Secure Shared Memory for Side-Channel-Resistant Enclaves
by: Gomez-Garcia, Miguel
Published: (2023) -
Comprehensive study of side-channel attack on emerging non-volatile memories
by: Khan, Mohammad Nasim Imtiaz, et al.
Published: (2022)