A Logic Design for the Cell Block of a Data-flow Processor
Recently studies on parallel computation architecture have yielded a new type of computer architecture known as the data-flow processor. As part of the effort in realizing the data-flow processor, a logic design for the Cell Block of the basic data-flow processor is proposed in this thesis. The resu...
Main Author: | Amikura, Katsuhiko |
---|---|
Other Authors: | Dennis, Jack B. |
Published: |
2023
|
Online Access: | https://hdl.handle.net/1721.1/148921 |
Similar Items
-
Design of 128-Bit asynchronous-logic AES processor
by: Chua, Elton Yi Wei
Published: (2019) -
A Machine Language Instruction Set for a Data Flow Processor
by: Aoki, Donald J.
Published: (2023) -
Energy-efficient synchronous-logic and asynchronous-logic FFT/IFFT processors
by: Chong, Kwen-Siong, et al.
Published: (2009) -
iDEA : a DSP block based FPGA soft processor
by: Cheah, Hui Yan, et al.
Published: (2013) -
Fundamental building blocks for a compact optoelectronic neural network processor
by: Ruedlinger, Benjamin Franklin, 1976-
Published: (2006)