Space - Time Scheduling of Instruction-Level Parallelism on a Raw Machine
Advances in VLSI technology will enable chips with over a billion transistors within the next decade. Unfortunately, the centralized-resource architectures of modern microprocessors are ill-suited to exploit such advances. Achieving a high level of parallelism at a reasonable clock speed requires di...
Main Authors: | Lee, Walter, Barua, R., Srikrishna, D., Babb, Jonathan, Sarkar, V., Amarasinghe, Saman, Agarwal, Anant |
---|---|
Published: |
2023
|
Online Access: | https://hdl.handle.net/1721.1/149273 |
Similar Items
-
Baring it all to Software: The Raw Machine
by: Waingold, Elliot, et al.
Published: (2023) -
Maps: a Compiler-Managed Memory System for RAW Machines
by: Barua, Rajeev, et al.
Published: (2023) -
Exploiting Superword Level Parallelism with Multimedia Instruction Sets
by: Larsen, Samuel, et al.
Published: (2023) -
Spatial instruction scheduling for raw machines
by: Swenson, Shane Michael, 1979-
Published: (2005) -
A Theoretical and Practical Approach to Instruction Scheduling on Spatial Architectures
by: Mirrokni, Vahab S., et al.
Published: (2023)