Virtual Wires: Overcoming Pin Limitations in FPGA-based Logic Emulation
Existing FPGA-based logic emulators are limited by inter-chip communication bandwidth, resulting in low gate utilization (10 to 20 percent of usable gates). This resource imbalance increases the number of chips needed to emulate a particular logic design and thereby decreases emulation speed, since...
Main Author: | Babb, Jonathan William |
---|---|
Other Authors: | Agarwal, Anant |
Published: |
2023
|
Online Access: | https://hdl.handle.net/1721.1/149751 |
Similar Items
-
Virtual wires--overcoming pin limitations in FPGA-based logic emulation
by: Babb, Jonathan William
Published: (2005) -
Virtual Wires: Overcoming Pin Limitations in FPGA-based Logic Emulators
by: Babb, Jonathan, et al.
Published: (2023) -
InnerView hardware debugger : a logic analysis tool for the Virtual Wires emulation system
by: Hanono, Silvina Zimi
Published: (2005) -
Wire Wrapped Hexagonal Pin Arrays for Hydride Fueled PWRs
by: Diller, Peter, et al.
Published: (2012) -
Wire wrapped fuel pin hexagonal arrays for PWR service
by: Diller, Peter Ray
Published: (2008)