Technology and market evaluation for semiconductor nanowire transistors
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Materials Science and Engineering, 2008.
Main Author: | |
---|---|
Other Authors: | |
Format: | Thesis |
Language: | eng |
Published: |
Massachusetts Institute of Technology
2009
|
Subjects: | |
Online Access: | http://hdl.handle.net/1721.1/45154 |
_version_ | 1811074662062358528 |
---|---|
author | Omampuliyur, Rajamouly Swaminathan |
author2 | Eugene Fitzgerald. |
author_facet | Eugene Fitzgerald. Omampuliyur, Rajamouly Swaminathan |
author_sort | Omampuliyur, Rajamouly Swaminathan |
collection | MIT |
description | Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Materials Science and Engineering, 2008. |
first_indexed | 2024-09-23T09:53:22Z |
format | Thesis |
id | mit-1721.1/45154 |
institution | Massachusetts Institute of Technology |
language | eng |
last_indexed | 2024-09-23T09:53:22Z |
publishDate | 2009 |
publisher | Massachusetts Institute of Technology |
record_format | dspace |
spelling | mit-1721.1/451542019-04-12T09:56:23Z Technology and market evaluation for semiconductor nanowire transistors Omampuliyur, Rajamouly Swaminathan Eugene Fitzgerald. Massachusetts Institute of Technology. Dept. of Materials Science and Engineering. Massachusetts Institute of Technology. Dept. of Materials Science and Engineering. Materials Science and Engineering. Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Materials Science and Engineering, 2008. This electronic version was submitted by the student author. The certified thesis is available in the Institute Archives and Special Collections. Includes bibliographical references (leaves 46-47). Information processing systems have been getting more powerful over the course of the past three decades due to the scaling of transistor dimensions. Scaling of transistor dimension causes a plethora of technological problems if pursued in the current fashion. Gate-All-Around architecture for transistors has been shown to alleviate many of the problems posed by scaling. Silicon being the material of choice of the semiconductor industry, it is highly desirable to have silicon one dimensional channel in the Gate-All- Around transistor. Silicon nanowires have been fabricated using various methods, in this work Self-Limiting-Oxidation was analyzed for its technological feasibility and found to be satisfactory. Possible value propositions and IP landscape analysis show that this methodology is very much feasible. As the new architecture essentially solves the problems that arise due to aggressive scaling, it becomes vital to look at the relevance of scaling beyond 45 nm technology node. Careful analysis of the semiconductor industry breakdown and top semiconductor foundries' financials reveal that scaling might not be pursued as aggressively as expected. The relevance of Moore's law in the current scheme of things could be that of a Self-fulfilling prophecy. Given this climate, Self Limiting Oxidation based Silicon nanowires have better commercial potential in the field of sensors. Monolithic integration and superior spatial precision makes this methodology ideally suited to the needs of applications which include many different kinds of sensors on the same Lab-on-Chip. by Rajamouly Swaminathan Omampuliyur. M.Eng. 2009-04-29T14:47:16Z 2009-04-29T14:47:16Z 2008 2008 Thesis http://hdl.handle.net/1721.1/45154 317403769 eng M.I.T. theses are protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission. See provided URL for inquiries about permission. http://dspace.mit.edu/handle/1721.1/7582 47 leaves application/pdf Massachusetts Institute of Technology |
spellingShingle | Materials Science and Engineering. Omampuliyur, Rajamouly Swaminathan Technology and market evaluation for semiconductor nanowire transistors |
title | Technology and market evaluation for semiconductor nanowire transistors |
title_full | Technology and market evaluation for semiconductor nanowire transistors |
title_fullStr | Technology and market evaluation for semiconductor nanowire transistors |
title_full_unstemmed | Technology and market evaluation for semiconductor nanowire transistors |
title_short | Technology and market evaluation for semiconductor nanowire transistors |
title_sort | technology and market evaluation for semiconductor nanowire transistors |
topic | Materials Science and Engineering. |
url | http://hdl.handle.net/1721.1/45154 |
work_keys_str_mv | AT omampuliyurrajamoulyswaminathan technologyandmarketevaluationforsemiconductornanowiretransistors |