Photonic Device Layout Within the Foundry CMOS Design Environment
A design methodology to layout photonic devices within standard electronic complementary metal-oxide-semiconductor (CMOS) foundry data preparation flows is described. This platform has enabled the fabrication of designs in three foundry scaled-CMOS processes from two semiconductor manufacturers.
Main Authors: | Orcutt, Jason Scott, Ram, Rajeev J. |
---|---|
Other Authors: | Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science |
Format: | Article |
Language: | en_US |
Published: |
Institute of Electrical and Electronics Engineers
2011
|
Online Access: | http://hdl.handle.net/1721.1/61756 https://orcid.org/0000-0003-0420-2235 |
Similar Items
-
Monolithic silicon photonics in a sub-100nm SOI CMOS microprocessor foundry: progress from devices to systems
by: Wade, Mark T., et al.
Published: (2016) -
High-Q CMOS-integrated photonic crystal microcavity devices
by: Tehar-Zahav, Ofer, et al.
Published: (2014) -
Ion traps fabricated in a CMOS foundry
by: Mehta, Karan Kartik, et al.
Published: (2015) -
Monolithic electronic-photonic integration in state-of-the-art CMOS processes
by: Orcutt, Jason S. (Jason Scott)
Published: (2012) -
Monolithic Integration of Fluidics, Electronics, and Photonics using CMOS Foundry Processes
by: Kim, Jaehwan
Published: (2023)