Physical vs. Virtual Express Topologies with Low-Swing Links for Future Many-core NoCs
The number of cores present on-chip is increasing rapidly. The on-chip network that connects these cores needs to scale efficiently. The topology of on-chip networks is an important design choice that affects how these networks scale. Most current on-chip networks use 2-D mesh topologies which do no...
Main Authors: | Chen, Chia-Hsin, Agarwal, Niket, Krishna, Tushar, Koo, Kyung-Hoae, Peh, Li-Shiuan |
---|---|
Other Authors: | Massachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratory |
Format: | Article |
Language: | en_US |
Published: |
Institute of Electrical and Electronics Engineers
2011
|
Online Access: | http://hdl.handle.net/1721.1/61948 https://orcid.org/0000-0001-9010-6519 https://orcid.org/0000-0003-1284-6620 |
Similar Items
-
Locality-oblivious cache organization leveraging single-cycle multi-hop NoCs
by: Krishna, Tushar, et al.
Published: (2014) -
SMART: A Single-Cycle Reconfigurable NoC for SoC Applications
by: Park, Sunghyun, et al.
Published: (2015) -
Design methodology for optical interconnect Topologies in NoCs with BER and transmit power constraints
by: Datta, I., et al.
Published: (2013) -
SCORPIO: a 36-core research chip demonstrating snoopy coherence on a scalable mesh NoC with in-network ordering
by: Daya, Bhavya Kishor, et al.
Published: (2021) -
SCORPIO: A 36-Core Research Chip Demonstrating Snoopy Coherence on a Scalable Mesh NoC with In-Network Ordering
by: Daya, Bhavya Kishor, et al.
Published: (2014)