Logic characteristics of 40 nm thin-channel InAs HEMTs
We have experimentally investigated the trade-offs involved in thinning down the channel of III-V FETs with the ultimate goal of enhancing the electrostatic integrity and scalability of these devices. To do so, we have fabricated InAs HEMTs with a channel thickness of t[subscript ch] = 5 nm and we h...
Main Authors: | Kim, Tae-Woo, Kim, Dae-Hyun, del Alamo, Jesus A. |
---|---|
Other Authors: | Massachusetts Institute of Technology. Microsystems Technology Laboratories |
Format: | Article |
Language: | en_US |
Published: |
Institute of Electrical and Electronics Engineers (IEEE)
2012
|
Online Access: | http://hdl.handle.net/1721.1/71981 |
Similar Items
-
Injection velocity in thin-channel InAs HEMTs
by: Kim, Tae-Woo, et al.
Published: (2012) -
Scalability of Sub-100 nm InAs HEMTs on InP Substrate for Future Logic Applications
by: Kim, Dae-Hyun, et al.
Published: (2012) -
Scalability of sub-100 nm thin-channel InAs PHEMTs
by: del Alamo, Jesus A., et al.
Published: (2010) -
Performance analysis of ultra-scaled InAs HEMTs
by: del Alamo, Jesus A., et al.
Published: (2010) -
30 nm In[subscript 0.7]Ga[subscript 0.3]As inverted-type HEMTs with reduced gate leakage current for logic applications
by: Kim, Tae-Woo, et al.
Published: (2010)