Methodology for analysis of TSV stress induced transistor variation and circuit performance
As continued scaling becomes increasingly difficult, 3D integration with through silicon vias (TSVs) has emerged as a viable solution to achieve higher bandwidth and power efficiency. Mechanical stress induced by thermal mismatch between TSVs and the silicon bulk arising during wafer fabrication and...
Main Authors: | Yu, Li, Chang, Wen-Yao, Zuo, Kewei, Wang, Jean, Yu, Douglas, Boning, Duane S. |
---|---|
Other Authors: | Massachusetts Institute of Technology. Microsystems Technology Laboratories |
Format: | Article |
Language: | en_US |
Published: |
Institute of Electrical and Electronics Engineers (IEEE)
2014
|
Online Access: | http://hdl.handle.net/1721.1/92361 https://orcid.org/0000-0002-0417-445X |
Similar Items
-
A study of through-silicon-via (TSV) induced transistor variation
by: Yu, Li, S.M. Massachusetts Institute of Technology
Published: (2011) -
Test structure, circuits and extraction methods to determine the radius of infuence of STI and polysilicon pattern density
by: Chang, Albert H., et al.
Published: (2014) -
All-Digital Circuits for Measurement of Spatial Variation in Digital Circuits
by: Drego, Nigel A., et al.
Published: (2012) -
Semiconductor process design : representations, tools, and methodologies
by: Boning, Duane S
Published: (2006) -
Remembrance of Transistors Past
by: Yu, Li, et al.
Published: (2021)