Approximate adder with reduced error
A new approximate adder is proposed, which is suitable for FPGA- and ASIC-based implementations. Here, we consider an Artix-7 FPGA for the implementations using Vivado 2018.3. For 32-bit addition, the proposed approximate adder with an 8-bit least significant inaccurate sub-adder reports an improvem...
Main Authors: | Balasubramanian, Padmanabhan, Maskell, Douglas Leslie, Prasad, K. |
---|---|
Other Authors: | School of Computer Science and Engineering |
Format: | Conference Paper |
Language: | English |
Published: |
2020
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/144131 |
Similar Items
-
Hardware optimized and error reduced approximate adder
by: Balasubramanian, Padmanabhan, et al.
Published: (2020) -
Dual-sampling sigma-delta analog-to-digital converter implementation in field-programmable gate array
by: Noor Shah, Mohd Syahril
Published: (2013) -
Multi-directional matrix converter for low power application using field-programmable gate array
by: Toosi, Saman
Published: (2015) -
An approximate adder with a near-normal error distribution : design, error analysis and practical application
by: Balasubramanian, Padmanabhan, et al.
Published: (2021) -
Design and implementation of real data fast fourier transform processor on field programmable gates array
by: Ahmed, Mohammed Kassim
Published: (2015)