A 0.4-V, 0.138-fJ/cycle single-phase-clocking redundant-transition-free 24T flip-flop with change-sensing scheme in 40-nm CMOS
This paper presents an extremely low-voltage and low-power single-phase-clocking redundant-transition-free flip-flop (FF), named change-sensing FF (CSFF). By utilizing a local change-sensing scheme for eliminating redundant transitions of internal clocked nodes, CSFF does not consume any dynamic pow...
Main Authors: | Le, Van Loi, Li, Juhui, Chang, Alan, Kim, Tony Tae-Hyoung |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Journal Article |
Language: | English |
Published: |
2020
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/145239 |
Similar Items
-
A 0.4 V, 12.2 pW leakage, 36.5 fJ/step switching efficiency data retention flip-flop in 22 nm FDSOI
by: Ji, Yuxin, et al.
Published: (2024) -
Code for simulation of a post-translational latch: ODEs (1)
by: Sutton, Samantha
Published: (2008) -
Code for simulation of a post-translational latch
by: Sutton, Samantha
Published: (2008) -
Code for simulation of a post-translational latch: ODEs (2)
by: Sutton, Samantha
Published: (2008) -
A dual redundancy radiation-hardened flip-flop based on C-element in 65nm process
by: Jaya, Gibran Limi, et al.
Published: (2021)