Design of a CMOS voltage reference with output voltage doubling using modified 2-transistor topology
This dissertation presents an ultra-low power CMOS voltage reference which operates in the subthreshold region. Modified from the conventional 2T circuit, the proposed circuit is capable to generate higher output voltage by using the resistor subdivision. The design comprises a negative-thresh...
Main Author: | Li, Junyao |
---|---|
Other Authors: | Chan Pak Kwong |
Format: | Thesis-Master by Coursework |
Language: | English |
Published: |
Nanyang Technological University
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/164104 |
Similar Items
-
A CMOS precision voltage reference
by: Mu Shuzheng
Published: (2022) -
CMOS curvature-corrected voltage reference
by: Hon, Yau Kin.
Published: (2008) -
Design of a full CMOS voltage reference
by: Wan, Xu
Published: (2015) -
Design of a CMOS current-mode voltage reference with low PVT sensitivity
by: Lin, Youbo
Published: (2023) -
A design of an all-MOS-transistor low-power low-voltage LDO with an embedded voltage reference
by: Chua, Xin Xue
Published: (2019)