CT sigma delta ADC for audio applications
In this report, a system level simulation of low-power fourth order CT-∑∆ modulator in Matlab and circuit level design of first integrator in Cadence is presented. That modulator is to be used in audio applications and sensor analog front end and design is proposed to achieve minimum requirement of...
Main Author: | |
---|---|
Other Authors: | |
Format: | Final Year Project (FYP) |
Language: | English |
Published: |
2009
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/17595 |
_version_ | 1824456393445343232 |
---|---|
author | Hnin, Hnin Soe. |
author2 | Siek Liter |
author_facet | Siek Liter Hnin, Hnin Soe. |
author_sort | Hnin, Hnin Soe. |
collection | NTU |
description | In this report, a system level simulation of low-power fourth order CT-∑∆ modulator in Matlab and circuit level design of first integrator in Cadence is presented. That modulator is to be used in audio applications and sensor analog front end and design is proposed to achieve minimum requirement of ENOB of 14.6 bits, SNR of 90dB within a 25 kHz signal bandwidth with oversampling ratio of 64.
On the system level, a low-power, mainly feed-forward architecture is used to realize the loop filter. Feed-in branches are added and optimized to eliminate the out-of-band peaking in the signal transfer function. Firstly modeling of fourth of in DT was performed without non-idealities and after that modeling DT to CT conversion was done after coming out the transfer function which was written into codes. Ideal system level simulation of CT was done prior to CT SDM with non-idealities. The non-idealities simulation was extensively run to check how much the overall system can take non-idealities behaviors of gain, gain bandwidth, slew-rate and linearity while meeting performance requirements. Enhanced CT non-idealities SDM was designed which is up to the circuit level.
Prior to circuit design, MOS device characterization was done to understand how MOS works so that it enhances designing of circuit. The circuit level simulation is done in 0.18µm CMOS technology. Two-stage differential amplifier with class-AB output stage is used to implement low-power active RC integrators. The op-amp has 70dB gain with phase margin of 68ْ. The test results show that the first integrator draws less than 20µA from the 1.2 V supply voltage. |
first_indexed | 2025-02-19T03:53:23Z |
format | Final Year Project (FYP) |
id | ntu-10356/17595 |
institution | Nanyang Technological University |
language | English |
last_indexed | 2025-02-19T03:53:23Z |
publishDate | 2009 |
record_format | dspace |
spelling | ntu-10356/175952023-07-07T17:25:29Z CT sigma delta ADC for audio applications Hnin, Hnin Soe. Siek Liter School of Electrical and Electronic Engineering IC Design Centre for Integrated Circuits and Systems DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits In this report, a system level simulation of low-power fourth order CT-∑∆ modulator in Matlab and circuit level design of first integrator in Cadence is presented. That modulator is to be used in audio applications and sensor analog front end and design is proposed to achieve minimum requirement of ENOB of 14.6 bits, SNR of 90dB within a 25 kHz signal bandwidth with oversampling ratio of 64. On the system level, a low-power, mainly feed-forward architecture is used to realize the loop filter. Feed-in branches are added and optimized to eliminate the out-of-band peaking in the signal transfer function. Firstly modeling of fourth of in DT was performed without non-idealities and after that modeling DT to CT conversion was done after coming out the transfer function which was written into codes. Ideal system level simulation of CT was done prior to CT SDM with non-idealities. The non-idealities simulation was extensively run to check how much the overall system can take non-idealities behaviors of gain, gain bandwidth, slew-rate and linearity while meeting performance requirements. Enhanced CT non-idealities SDM was designed which is up to the circuit level. Prior to circuit design, MOS device characterization was done to understand how MOS works so that it enhances designing of circuit. The circuit level simulation is done in 0.18µm CMOS technology. Two-stage differential amplifier with class-AB output stage is used to implement low-power active RC integrators. The op-amp has 70dB gain with phase margin of 68ْ. The test results show that the first integrator draws less than 20µA from the 1.2 V supply voltage. Bachelor of Engineering 2009-06-10T07:54:51Z 2009-06-10T07:54:51Z 2009 2009 Final Year Project (FYP) http://hdl.handle.net/10356/17595 en Nanyang Technological University 89 p. application/pdf |
spellingShingle | DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits Hnin, Hnin Soe. CT sigma delta ADC for audio applications |
title | CT sigma delta ADC for audio applications |
title_full | CT sigma delta ADC for audio applications |
title_fullStr | CT sigma delta ADC for audio applications |
title_full_unstemmed | CT sigma delta ADC for audio applications |
title_short | CT sigma delta ADC for audio applications |
title_sort | ct sigma delta adc for audio applications |
topic | DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits |
url | http://hdl.handle.net/10356/17595 |
work_keys_str_mv | AT hninhninsoe ctsigmadeltaadcforaudioapplications |