Design and simulation of CMOS-based ternary logic arithmetic circuits using TSMC 40nm technology
In recent years, there has been growing interest in multi-valued logic (MVL) circuits, especially ternary logic circuits, due to their higher information density compared to binary logic systems. However, challenges persist regarding the fundamental construction of MVL circuit standard cells and the...
Main Author: | Vivekanantham, Rithikha |
---|---|
Other Authors: | Tay Beng Kang |
Format: | Final Year Project (FYP) |
Language: | English |
Published: |
Nanyang Technological University
2024
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/176639 |
Similar Items
-
Design and simulation of CMOS-based ternary logic arithmetic circuits
by: Gao, Shuo
Published: (2023) -
Design of Ternary Logic and Arithmetic Circuits Using GNRFET
by: Zarin Tasnim Sandhie, et al.
Published: (2020-01-01) -
CNFET-based design ternary logic design and arithmetic circuit simulation using HSPICE /
by: Ee, Poey Guan, 1981-, author, et al.
Published: (2015) -
CNFET-based design ternary logic design and arithmetic circuit simulation using HSPICE
by: Ee, Poey Guan
Published: (2015) -
CNFET-based design ternary logic design and arithmetic circuit simulation using HSPICE [electronic resource] /
by: Ee, Poey Guan, 1981-, author
Published: (2015)