FPGA implementation of low density parity-check (LDPC) coded recording channels
Low Density Parity-Check (LDPC) codes have received lots of attention during the past decade due to their near Shannon-limit performance and decoding at very high rates. However, several issues have been raised in the research work with an aim to achieve the practical implementation of the LDPC code...
Main Author: | Seyed Mohammad Ehsan Hosseini |
---|---|
Other Authors: | Chan Kheong Sann |
Format: | Thesis |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/20856 |
Similar Items
-
Low density parity check (LDPC) for space time frequency coding in MIMO-OFDM
by: Abdullah, Ezmin
Published: (2013) -
Channel modeling and FPGA implementation for magnetic recording
by: Tan, Jing Jie.
Published: (2009) -
Development of Low Density Parity Check (LDPC) codes using a field programmable gate array
by: Li, Jinrui.
Published: (2013) -
A reconfigurable FPGA implementation of an LDPC decoder for unstructured codes
by: Hosseini, S. M. Ehsan, et al.
Published: (2010) -
Low density parity check codes
by: Gallager, Robert G
Published: (2005)