Design and optimization of a low-voltage CMOS circuit for portable applications
In this project, a literature study on the existing low-voltage low-power CMOS static logic circuits is first performed. This report proposes a modified square root carry-select adder with high speed, small area and minimized power dissipation at a low operating voltage of 1.5V. This is achieved by...
Main Author: | Chan, Chee Chong. |
---|---|
Other Authors: | Yeo, Kiat Seng |
Format: | Thesis |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/3116 |
Similar Items
-
Design of a low-voltage portable CMOS FM receiver
by: Loa, Kok Kiat.
Published: (2008) -
Performance characterisation and design issues of low voltage BiCMOS digital circuits
by: Cheong, Chee Seng.
Published: (2008) -
Low-voltage, low-power CMOS arithmetic circuits for energy efficient VLSI applications
by: Gu, Jiangmin
Published: (2008) -
New BiCMOS device structures and circuits for low-voltage low-power applications
by: Yeo, Kiat Seng
Published: (2009) -
Low voltage low power CMOS circuits for IoT applications
by: Liu, Yue
Published: (2019)