Asynchronous logic quasi delay insensitive (QDI) static/dynamic/pass logic transistor-level implementation half/full buffer realization approaches for robust VLSI system
This report targeted to explore the characteristics of different types of asynchronous logic quasi-delay-insensitive circuit design. High performance electronic circuit is the main design goal for current technology. However, the performance of traditional synchronous logic circuit is often limit...
Main Author: | Tsui, Yun Kan |
---|---|
Other Authors: | Gwee Bah Hwee |
Format: | Final Year Project (FYP) |
Language: | English |
Published: |
2014
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/60438 |
Similar Items
-
Ultra low power asynchronous-logic quasi-delay-insensitive circuit design
by: Ho, Weng Geng
Published: (2016) -
Early output quasi-delay-insensitive array multipliers
by: Balasubramanian, Padmanabhan, et al.
Published: (2019) -
An ultra-low power asynchronous-logic in-situ self-adaptive VDD system for wireless sensor networks
by: Lin, Tong, et al.
Published: (2013) -
Event-driven spiking neural networks using asynchronous-logic network-on-chip routers in field programmable gate array (FPGA)
by: Wu, Si
Published: (2023) -
Library cafes : next logical step
by: Pierce, William
Published: (2021)