A very-low dropout regulator

The design and simulation of a low-dropout regulator (LDO) with a dynamic biasing circuit, which is used to improve transient response, closed-loop bandwidth and loop gain, is presented in this report. With additional quiescent current utilized by dynamic biasing circuit, the primary LDO achieves fa...

Full description

Bibliographic Details
Main Author: Aung Phyoe Htut
Other Authors: Chan Pak Kwong
Format: Final Year Project (FYP)
Language:English
Published: 2018
Subjects:
Online Access:http://hdl.handle.net/10356/74615
_version_ 1826122165190131712
author Aung Phyoe Htut
author2 Chan Pak Kwong
author_facet Chan Pak Kwong
Aung Phyoe Htut
author_sort Aung Phyoe Htut
collection NTU
description The design and simulation of a low-dropout regulator (LDO) with a dynamic biasing circuit, which is used to improve transient response, closed-loop bandwidth and loop gain, is presented in this report. With additional quiescent current utilized by dynamic biasing circuit, the primary LDO achieves faster transient behavior and loop gain. The benchmark LDO is based on the Q-reduction compensation technique which enhances the stability. In this project, the improved LDO regulator is designed using TSMC 40nm technology. From the comparative simulations results, the additional dynamic biasing circuit in this work has improved transient behavior such as overshoot voltage, undershoots voltage and settling time. The whole LDO consumes quiescent current range from 94.07 ~ 159 μA for the full load current range up to 100mA. It operates at a nominal supply voltage of 1.2V with dropout voltage of 0.2V at the output voltage of 1V.
first_indexed 2024-10-01T05:44:01Z
format Final Year Project (FYP)
id ntu-10356/74615
institution Nanyang Technological University
language English
last_indexed 2024-10-01T05:44:01Z
publishDate 2018
record_format dspace
spelling ntu-10356/746152023-07-07T17:35:57Z A very-low dropout regulator Aung Phyoe Htut Chan Pak Kwong School of Electrical and Electronic Engineering DRNTU::Engineering The design and simulation of a low-dropout regulator (LDO) with a dynamic biasing circuit, which is used to improve transient response, closed-loop bandwidth and loop gain, is presented in this report. With additional quiescent current utilized by dynamic biasing circuit, the primary LDO achieves faster transient behavior and loop gain. The benchmark LDO is based on the Q-reduction compensation technique which enhances the stability. In this project, the improved LDO regulator is designed using TSMC 40nm technology. From the comparative simulations results, the additional dynamic biasing circuit in this work has improved transient behavior such as overshoot voltage, undershoots voltage and settling time. The whole LDO consumes quiescent current range from 94.07 ~ 159 μA for the full load current range up to 100mA. It operates at a nominal supply voltage of 1.2V with dropout voltage of 0.2V at the output voltage of 1V. Bachelor of Engineering 2018-05-22T06:18:03Z 2018-05-22T06:18:03Z 2018 Final Year Project (FYP) http://hdl.handle.net/10356/74615 en Nanyang Technological University 53 p. application/pdf
spellingShingle DRNTU::Engineering
Aung Phyoe Htut
A very-low dropout regulator
title A very-low dropout regulator
title_full A very-low dropout regulator
title_fullStr A very-low dropout regulator
title_full_unstemmed A very-low dropout regulator
title_short A very-low dropout regulator
title_sort very low dropout regulator
topic DRNTU::Engineering
url http://hdl.handle.net/10356/74615
work_keys_str_mv AT aungphyoehtut averylowdropoutregulator
AT aungphyoehtut verylowdropoutregulator