A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance
Dual-port SRAMs with two sets of address bus and data IOs are widely employed in various applications to increase throughput. Conventional 8T dual-port SRAM suffers reliability issue at low voltages due to common-row-access disturbance. Specifically, a row is simultaneously accessed by two operation...
Main Authors: | Wang, Bo, Zhou, Jun, Kim, Tony Tae-Hyoung |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Journal Article |
Language: | English |
Published: |
2018
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/88027 http://hdl.handle.net/10220/44496 |
Similar Items
-
An Embedded Level-Shifting Dual-Rail SRAM for High-Speed and Low-Power Cache
by: Tae Hyun Kim, et al.
Published: (2020-01-01) -
0.2 V 8T SRAM With PVT-Aware Bitline Sensing and Column-Based Data Randomization
by: Do, Anh Tuan, et al.
Published: (2016) -
Exploiting Read/Write Asymmetry to Achieve Opportunistic SRAM Voltage Switching in Dual-Supply Near-Threshold Processors
by: Yunfei Gu, et al.
Published: (2018-08-01) -
SRAM Design Issues and Effective Panacea at Different CMOS Technology Nodes
by: Manoj Sharma, et al.
Published: (2022-04-01) -
Area-efficient and low stand-by power 1k-byte transmission-gate-based non-imprinting high-speed erase (TNIHE) SRAM
by: Ho, Weng-Geng, et al.
Published: (2016)