Area optimisation for field-programmable gate arrays in SystemC hardware compilation
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area when targeting FPGAs. Each can significantly improve the synthesis of a high-level language construct, thus allowing a designer to concentrate more on an algorithm description and less on hardware-spe...
Main Authors: | Ditmar, J, McKeever, S, Wilson, A |
---|---|
Format: | Journal article |
Language: | English |
Published: |
Hindawi Publishing Corporation
2008
|
Subjects: |
Similar Items
-
Area Optimisation for Field−Programmable Gate Arrays in SystemC Hardware Compilation
by: Ditmar, J, et al.
Published: (2008) -
Array Synthesis in SystemC Hardware Compilation
by: Ditmar, J, et al.
Published: (2007) -
Compiling Hardware Descriptions with Relative Placement Information for Parametrised Libraries
by: McKeever, S, et al.
Published: (2002) -
Towards Provably−Correct Hardware Compilation Tools Based on Pass Separation Techniques
by: McKeever, S, et al.
Published: (2001) -
Towards Provably−Correct Hardware Compilation Tools Based on Pass Separation Techniques
by: McKeever, S, et al.
Published: (2006)