Design of a prototype frontend and bias generator for a new readout chip for LHCb

This paper presents the design and simulation results of components for a new LHCb readout chip for the silicon vertex detector, the inner tracking system, the pile-up veto trigger and the RICH. It is planned to use the same readout chip for these subdetectors. However, different versions of the ana...

Celý popis

Podrobná bibliografie
Hlavní autoři: van Bakel, N, van den Brand, J, Knopfle, K, Schmelling, M, Sexauer, E, Feuerstack-Raible, M, Harnew, N, Smale, N, CERN
Médium: Conference item
Vydáno: 1999
Popis
Shrnutí:This paper presents the design and simulation results of components for a new LHCb readout chip for the silicon vertex detector, the inner tracking system, the pile-up veto trigger and the RICH. It is planned to use the same readout chip for these subdetectors. However, different versions of the analog input stages might be developed depending on the choice of the detector type.In section 1, the specification of the new readout chip named Beetle with respect to the different subdetector systems is described. Sections 2 and 3 describe the design and the simulation results of two test chips. The first chip contains different types of frontends for the vertex detector and the second chip bias generators. Section 4 gives a brief overview on the future plans for the development towards a readout chip for LHCb.