Word-level predicate-abstraction and refinement rechniques for verifying RTL Verilog
As a first step, most model checkers used in the hardware industry convert a high-level register-transfer-level (RTL) design into a netlist. However, algorithms that operate at the netlist level are unable to exploit the structure of the higher abstraction levels and, thus, are less scalable. The RT...
Hlavní autoři: | Jain, H, Kroening, D, Sharygina, N, al., E |
---|---|
Médium: | Journal article |
Vydáno: |
Institute of Electrical and Electronics Engineers
2008
|
Podobné jednotky
-
Word Level Predicate Abstraction and Refinement for Verifying RTL Verilog
Autor: Jain, H, a další
Vydáno: (2008) -
Word Level Predicate Abstraction and Refinement for Verifying RTL Verilog
Autor: Jain, H, a další
Vydáno: (2005) -
Word level predicate abstraction and refinement for verifying RTL verilog
Autor: Jain, H, a další
Vydáno: (2005) -
Word-Level Predicate-Abstraction and Refinement Techniques for Verifying RTL Verilog.
Autor: Jain, H, a další
Vydáno: (2008) -
Image Computation and Predicate Refinement for RTL Verilog using Word Level Proofs
Autor: Kroening, D, a další
Vydáno: (2007)