Analysis of a DS-CDMA receiver DLL architecture
This paper explores the design of a baseband Direct-Sequence CDMA system using a Delay-Locked Loop (DLL) for chip synchronization, for use in a high speed wireless data link. The performance of some feedback loop controllers is analyzed, and control aspects of the inherent loop delay due to the inte...
Main Authors: | , , , , |
---|---|
Format: | Conference item |
Published: |
1996
|
Summary: | This paper explores the design of a baseband Direct-Sequence CDMA system using a Delay-Locked Loop (DLL) for chip synchronization, for use in a high speed wireless data link. The performance of some feedback loop controllers is analyzed, and control aspects of the inherent loop delay due to the integrate and dump action are considered. It was decided that a Decision Directed DLL (DD-DLL) was simplest to implement for the high chip-rate application, and the synchronization of a 100 Mchips/second indoor Wireless-LAN was simulated using a measured 5 GHz radio channel. Approximate expressions are presented for the theoretical noise performance metrics of jitter and mean time to lose lock (MTLL) for the proposed DLL. |
---|