70-Gb/s amplitude-shift-keyed system with 10-GHz clock recovery circuit using duty cycle division multiplexing
The performance of ASK over DCDM for up to seven channels is reported. The aggregate bit rate of 70 Gb/s is achieved with only 160-GHz modulation bandwidth. The clock and data recovery are realized at 10-GHz clock rate, which is very economic and efficient. At 7 × 10 Gb/s, the worst receiver sensiti...
Main Authors: | Mahdiraji, Ghafour Amouzad, Abdullah, Mohamad Khazani, Mokhtar, Makhfudzah, Mohammadi, Amin Malek, Abas, Ahmad Fauzi, Mohd Basir, Safuraa, Raja Abdullah, Raja Syamsul Azmir |
---|---|
Format: | Article |
Language: | English |
Published: |
Springer
2010
|
Online Access: | http://psasir.upm.edu.my/id/eprint/11439/1/70.pdf |
Similar Items
-
70-Gb/s amplitude-shift-keyed system with 10-GHz clock recovery circuit using duty cycle division multiplexing
by: Amouzad Mahdiraji, G., et al.
Published: (2009) -
30Gb/s absolute polar duty cycle division multiplexing in dispersion uncompensated optical systems
by: Malekmohammadi, Amin, et al.
Published: (2008) -
3×2.5Gb/s optical absolute polar duty cycle division multiplexing transmission systems
by: Abdullah, Mohamad Khazani, et al.
Published: (2008) -
Duty-Cycle Division Multiplexing (DCDM): towards the largest optical networks capacity
by: Mahdiraji, Ghafour Amouzad, et al.
Published: (2008) -
40 Gbit/s on-off-keyed system with 5.71 GHz clock recovery circuit using duty cycle division multiplexing
by: Amouzad Mahdiraji, G., et al.
Published: (2009)