Low power 130 nm CMOS Johnson Counter with clock gating technique

In a very large scale integration (VLSI) of integrated circuit (IC) nowadays, digital circuit with low power design is the target of the IC designer. This is to prolong the battery life of the circuit especially if it is meant for wearable devices. In most of the digital circuits, counters are used...

Full description

Bibliographic Details
Main Authors: Amran, Nur Syuhadah, Ruslan, Siti Hawa
Format: Article
Language:English
Published: IOP Publishing 2018
Subjects:
Online Access:http://eprints.uthm.edu.my/2902/1/AJ%202019%20%2865%29.pdf
_version_ 1796868737454833664
author Amran, Nur Syuhadah
Ruslan, Siti Hawa
author_facet Amran, Nur Syuhadah
Ruslan, Siti Hawa
author_sort Amran, Nur Syuhadah
collection UTHM
description In a very large scale integration (VLSI) of integrated circuit (IC) nowadays, digital circuit with low power design is the target of the IC designer. This is to prolong the battery life of the circuit especially if it is meant for wearable devices. In most of the digital circuits, counters are used widely and these counters consumed a lot of power. Therefore in this project the reduction of power consumption of Johnson Counter by using clock gating technique is presented. Johnson Counter is used extensively to generate particular data and shift the data synchronously as per the output sequence of the counter. To ensure the power consumption is reduced, a clock gating technique is incorporated to the Johnson Counter. This counter is implemented in Cadence software using 130 nm Complementary Metal Oxide Semiconductor (CMOS) technology. The design is observed by comparing the design of a 4 bit Johnson Counter using clock gating technique and another 4 bit Johnson Counter without using the clock gating technique. The result shows the power consumption of the Johnson Counter using the clock gating technique is 21.22 μW while the regular Johnson Counter consumed 67.09 μW. Thus the power consumption is reduced by about 68.3% when a clock gating technique is used.
first_indexed 2024-03-05T21:44:17Z
format Article
id uthm.eprints-2902
institution Universiti Tun Hussein Onn Malaysia
language English
last_indexed 2024-03-05T21:44:17Z
publishDate 2018
publisher IOP Publishing
record_format dspace
spelling uthm.eprints-29022021-11-16T04:06:11Z http://eprints.uthm.edu.my/2902/ Low power 130 nm CMOS Johnson Counter with clock gating technique Amran, Nur Syuhadah Ruslan, Siti Hawa TK5101-6720 Telecommunication. Including telegraphy, telephone, radio, radar, television In a very large scale integration (VLSI) of integrated circuit (IC) nowadays, digital circuit with low power design is the target of the IC designer. This is to prolong the battery life of the circuit especially if it is meant for wearable devices. In most of the digital circuits, counters are used widely and these counters consumed a lot of power. Therefore in this project the reduction of power consumption of Johnson Counter by using clock gating technique is presented. Johnson Counter is used extensively to generate particular data and shift the data synchronously as per the output sequence of the counter. To ensure the power consumption is reduced, a clock gating technique is incorporated to the Johnson Counter. This counter is implemented in Cadence software using 130 nm Complementary Metal Oxide Semiconductor (CMOS) technology. The design is observed by comparing the design of a 4 bit Johnson Counter using clock gating technique and another 4 bit Johnson Counter without using the clock gating technique. The result shows the power consumption of the Johnson Counter using the clock gating technique is 21.22 μW while the regular Johnson Counter consumed 67.09 μW. Thus the power consumption is reduced by about 68.3% when a clock gating technique is used. IOP Publishing 2018 Article PeerReviewed text en http://eprints.uthm.edu.my/2902/1/AJ%202019%20%2865%29.pdf Amran, Nur Syuhadah and Ruslan, Siti Hawa (2018) Low power 130 nm CMOS Johnson Counter with clock gating technique. Journal of Physics: Conference Series, 1049. pp. 1-8. ISSN 1742-6588 https://iopscience.iop.org/article/10.1088/1742-6596/1049/1/012073
spellingShingle TK5101-6720 Telecommunication. Including telegraphy, telephone, radio, radar, television
Amran, Nur Syuhadah
Ruslan, Siti Hawa
Low power 130 nm CMOS Johnson Counter with clock gating technique
title Low power 130 nm CMOS Johnson Counter with clock gating technique
title_full Low power 130 nm CMOS Johnson Counter with clock gating technique
title_fullStr Low power 130 nm CMOS Johnson Counter with clock gating technique
title_full_unstemmed Low power 130 nm CMOS Johnson Counter with clock gating technique
title_short Low power 130 nm CMOS Johnson Counter with clock gating technique
title_sort low power 130 nm cmos johnson counter with clock gating technique
topic TK5101-6720 Telecommunication. Including telegraphy, telephone, radio, radar, television
url http://eprints.uthm.edu.my/2902/1/AJ%202019%20%2865%29.pdf
work_keys_str_mv AT amrannursyuhadah lowpower130nmcmosjohnsoncounterwithclockgatingtechnique
AT ruslansitihawa lowpower130nmcmosjohnsoncounterwithclockgatingtechnique