Low power 130 nm CMOS Johnson Counter with clock gating technique
In a very large scale integration (VLSI) of integrated circuit (IC) nowadays, digital circuit with low power design is the target of the IC designer. This is to prolong the battery life of the circuit especially if it is meant for wearable devices. In most of the digital circuits, counters are used...
Main Authors: | Amran, Nur Syuhadah, Ruslan, Siti Hawa |
---|---|
Format: | Article |
Language: | English |
Published: |
IOP Publishing
2018
|
Subjects: | |
Online Access: | http://eprints.uthm.edu.my/2902/1/AJ%202019%20%2865%29.pdf |
Similar Items
-
130 nm low power CMOS analog multiplier
by: Abu Naim, Ahmad Safuan, et al.
Published: (2018) -
Review of clock synchronization in quantum communications
by: Azahari, Nur Shahirah, et al.
Published: (2022) -
Soil moisture monitoring using field programmable gate array
by: Husni, Muhammed Ihsan, et al.
Published: (2018) -
Smart home security access system using field programmable gate arrays
by: Saleh, Shukur, et al.
Published: (2018) -
Internet of things (IoT); security requirements, attacks and counter measures
by: Imdad, Maria, et al.
Published: (2020)