A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method

Various arithmetic circuits such as multipliers require full adder (FA) as the main block for the circuit to operate. Speed and energy consumption become very vital in design consideration for a low power adder. In this paper, a 2x2 bit Vedic multiplier using hybrid full adder (HFA) with 13 transist...

Full description

Bibliographic Details
Main Authors: Lee, Shing Jie, Ruslan, Siti Hawa
Format: Article
Language:English
Published: Penerbit UTHM 2018
Subjects:
Online Access:http://eprints.uthm.edu.my/5690/1/AJ%202018%20%28307%29.pdf
_version_ 1825710063327641600
author Lee, Shing Jie
Ruslan, Siti Hawa
author_facet Lee, Shing Jie
Ruslan, Siti Hawa
author_sort Lee, Shing Jie
collection UTHM
description Various arithmetic circuits such as multipliers require full adder (FA) as the main block for the circuit to operate. Speed and energy consumption become very vital in design consideration for a low power adder. In this paper, a 2x2 bit Vedic multiplier using hybrid full adder (HFA) with 13 transistors (13T) had been designed successfully. The design was simulated using Synopsys Custom Tools in General Purpose Design Kit (GPDK) 90 nm CMOS technology process. In this design, four AND gates and two hybrid FA (HFAs) are cascaded together and each HFA is constructed from three modules. The cascaded module is arranged in the Vedic mathematics algorithm. This algorithm satisfied the requirement of a fast multiplication operation because of the vertical and crosswise architecture from the Urdhva Triyakbyam Sutra which reduced the number of partial products compared to the conventional multiplication algorithm. With the combination of hybrid full adder and Vedic mathematics, a new combination of multiplier method with low power and low delay is produced. Performance parameters such as power consumption and delay were compared to some of the existing designs. With a 1V voltage supply, the average power consumption of the proposed multiplier was found to be 22.96 µW and a delay of 161 ps.
first_indexed 2024-03-05T21:51:55Z
format Article
id uthm.eprints-5690
institution Universiti Tun Hussein Onn Malaysia
language English
last_indexed 2024-03-05T21:51:55Z
publishDate 2018
publisher Penerbit UTHM
record_format dspace
spelling uthm.eprints-56902022-01-20T06:35:03Z http://eprints.uthm.edu.my/5690/ A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method Lee, Shing Jie Ruslan, Siti Hawa QA Mathematics Various arithmetic circuits such as multipliers require full adder (FA) as the main block for the circuit to operate. Speed and energy consumption become very vital in design consideration for a low power adder. In this paper, a 2x2 bit Vedic multiplier using hybrid full adder (HFA) with 13 transistors (13T) had been designed successfully. The design was simulated using Synopsys Custom Tools in General Purpose Design Kit (GPDK) 90 nm CMOS technology process. In this design, four AND gates and two hybrid FA (HFAs) are cascaded together and each HFA is constructed from three modules. The cascaded module is arranged in the Vedic mathematics algorithm. This algorithm satisfied the requirement of a fast multiplication operation because of the vertical and crosswise architecture from the Urdhva Triyakbyam Sutra which reduced the number of partial products compared to the conventional multiplication algorithm. With the combination of hybrid full adder and Vedic mathematics, a new combination of multiplier method with low power and low delay is produced. Performance parameters such as power consumption and delay were compared to some of the existing designs. With a 1V voltage supply, the average power consumption of the proposed multiplier was found to be 22.96 µW and a delay of 161 ps. Penerbit UTHM 2018 Article PeerReviewed text en http://eprints.uthm.edu.my/5690/1/AJ%202018%20%28307%29.pdf Lee, Shing Jie and Ruslan, Siti Hawa (2018) A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method. International Journal of Integrated Engineering, 10 (3). pp. 20-26. ISSN 2229-838X
spellingShingle QA Mathematics
Lee, Shing Jie
Ruslan, Siti Hawa
A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method
title A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method
title_full A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method
title_fullStr A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method
title_full_unstemmed A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method
title_short A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method
title_sort 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method
topic QA Mathematics
url http://eprints.uthm.edu.my/5690/1/AJ%202018%20%28307%29.pdf
work_keys_str_mv AT leeshingjie a2x2bitmultiplierusinghybrid13tfulladderwithvedicmathematicsmethod
AT ruslansitihawa a2x2bitmultiplierusinghybrid13tfulladderwithvedicmathematicsmethod
AT leeshingjie 2x2bitmultiplierusinghybrid13tfulladderwithvedicmathematicsmethod
AT ruslansitihawa 2x2bitmultiplierusinghybrid13tfulladderwithvedicmathematicsmethod