The RTL design of 32-bit RISC processor using verilog HDL
The objective of this research is to design a Reduced Instruction Set Computer (RISC) processor core based on ARM instruction set architecture for System-on-Chip (SoC) development design. The RISC computer architecture is selected because as it is accepted as the processor for mobile computing and i...
Main Author: | |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2012
|
Subjects: | |
Online Access: | http://eprints.utm.my/32631/5/HafizulHasniManabMFKE2012.pdf |
_version_ | 1796857032121253888 |
---|---|
author | Manab, Hafizul Hasni |
author_facet | Manab, Hafizul Hasni |
author_sort | Manab, Hafizul Hasni |
collection | ePrints |
description | The objective of this research is to design a Reduced Instruction Set Computer (RISC) processor core based on ARM instruction set architecture for System-on-Chip (SoC) development design. The RISC computer architecture is selected because as it is accepted as the processor for mobile computing and in SoC based design computing system. Moreover, it reduces processor complexity by reducing its instruction set from highly complex microprogrammed instruction set into a limited number of instruction that can completely executes one instruction in one cycle. As System on Chip (SoC) becomes an amazing solution in various applications such as hardware accelerator for video and image processing system in an embedded system, importance of microprocessor design in SoC increases for developing an optimal embedded system which are fast, small memory size, and low power consumption. |
first_indexed | 2024-03-05T18:51:41Z |
format | Thesis |
id | utm.eprints-32631 |
institution | Universiti Teknologi Malaysia - ePrints |
language | English |
last_indexed | 2024-03-05T18:51:41Z |
publishDate | 2012 |
record_format | dspace |
spelling | utm.eprints-326312018-05-27T07:46:56Z http://eprints.utm.my/32631/ The RTL design of 32-bit RISC processor using verilog HDL Manab, Hafizul Hasni QA75 Electronic computers. Computer science The objective of this research is to design a Reduced Instruction Set Computer (RISC) processor core based on ARM instruction set architecture for System-on-Chip (SoC) development design. The RISC computer architecture is selected because as it is accepted as the processor for mobile computing and in SoC based design computing system. Moreover, it reduces processor complexity by reducing its instruction set from highly complex microprogrammed instruction set into a limited number of instruction that can completely executes one instruction in one cycle. As System on Chip (SoC) becomes an amazing solution in various applications such as hardware accelerator for video and image processing system in an embedded system, importance of microprocessor design in SoC increases for developing an optimal embedded system which are fast, small memory size, and low power consumption. 2012-01 Thesis NonPeerReviewed application/pdf en http://eprints.utm.my/32631/5/HafizulHasniManabMFKE2012.pdf Manab, Hafizul Hasni (2012) The RTL design of 32-bit RISC processor using verilog HDL. Masters thesis, Universiti Teknologi Malaysia, Faculty of Electrical Engineering. |
spellingShingle | QA75 Electronic computers. Computer science Manab, Hafizul Hasni The RTL design of 32-bit RISC processor using verilog HDL |
title | The RTL design of 32-bit RISC processor using verilog HDL |
title_full | The RTL design of 32-bit RISC processor using verilog HDL |
title_fullStr | The RTL design of 32-bit RISC processor using verilog HDL |
title_full_unstemmed | The RTL design of 32-bit RISC processor using verilog HDL |
title_short | The RTL design of 32-bit RISC processor using verilog HDL |
title_sort | rtl design of 32 bit risc processor using verilog hdl |
topic | QA75 Electronic computers. Computer science |
url | http://eprints.utm.my/32631/5/HafizulHasniManabMFKE2012.pdf |
work_keys_str_mv | AT manabhafizulhasni thertldesignof32bitriscprocessorusingveriloghdl AT manabhafizulhasni rtldesignof32bitriscprocessorusingveriloghdl |