Functional test generation using micro operation fault model
As semiconductor technology advances further into nanometer regime, integrated circuit testing and validation continues to play a very important role to ensure high quality product. Conventionally, test patterns are generated from a gate level netlist using test generation tool. However, as the digi...
Main Author: | Ong, Hui Yien |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2011
|
Subjects: | |
Online Access: | http://eprints.utm.my/33347/1/OngHuiYienMFKE2011.pdf |
Similar Items
-
Development of fault simulator on automatic test pattern generation
by: Paraman, Norlina, et al.
Published: (2018) -
Scalable diversified antirandom test pattern generation with improved fault coverage for black-box circuit testing
by: Alamgir, Arbab
Published: (2022) -
Fault location and isolation in micro-grids using a digital central protection unit
by: Mirsaeidi, Sohrab, et al.
Published: (2016) -
Hybrid fault detection using kalman filter and neural network for quadrotor micro aerial vehicle
by: Chan, Shi Jing
Published: (2018) -
Development of AGV as test bed for fault detection
by: Dares, Marvin, et al.
Published: (2020)