A bit-serial architecture for a multiplierless DCT
This paper describes the implementation of a multiplierless 1-D DCT which is also applicable to a 2-D computation. The key idea is based on the binary DCT of which multipliers are replaced by lifting parameters that essentially are shifts and adds. For low power applications and smaller hardware siz...
Main Authors: | Choomchuay, S., Timakul, S. |
---|---|
Format: | Article |
Language: | English |
Published: |
Universiti Utara Malaysia
2003
|
Subjects: | |
Online Access: | https://repo.uum.edu.my/id/eprint/1019/1/S._Choomchuay.pdf |
Similar Items
-
A bit-serial sum of absolute difference accelerator for variable block size motion estimation of H.264
by: Fatemi, M.R.H., et al.
Published: (2009) -
Video steganography based on DCT psychovisual and object motion
by: Muhammad, Fuad, et al.
Published: (2020) -
Fast recovery of unknown coefficients in DCT-transformed images
by: Ong, Sim Ying, et al.
Published: (2017) -
A Robust Image Watermarking Technique With an Optimal DCT-Psychovisual Threshold
by: Ernawan, Ferda, et al.
Published: (2018) -
Adaptive scaling factors based on the impact of selected DCT coefficients for image watermarking
by: Ariatmanto, Dhani, et al.
Published: (2020)